# Quad 2 Input NAND

#### **Features**

- Radiation Hardened Total Dose: 300krad (Si)
- Supply voltage: 3.3V
- Quiescent current: 500µA
- Max Prop Delay 6.6nS
- Max Rise/Fall Time 4.3nS
- Input capacitance 11.5pF max
- Output resistance 15Ω max



The HXNAND00 is a Quad 2 input NAND which is fabricated on a radiation hardened SOI-V Silicon-On-Insulator (SOI) 0.35µm CMOS process with very low power consumption. The device contains Schmitt-Trigger inputs and specially designed output buffers to provide high drive. Honeywell's SOI-V technology is radiation hardened through the use of advanced and proprietary design, layout and process hardening techniques.

#### **Truth Table**

| Input A | Input B | Output |  |
|---------|---------|--------|--|
| L       | L       | Н      |  |
| L       | Н       | Н      |  |
| н       | L       | н      |  |
| Н       | Н       | L      |  |

#### **Signal Definitions**

| Pin | Symbol | Туре |
|-----|--------|------|
| 1   | 1A     | IN   |
| 2   | 1B     | IN   |
| 3   | 1Y     | OUT  |
| 4   | 2A     | IN   |
| 5   | 2B     | IN   |
| 6   | 2Y     | OUT  |
| 7   | GND    | GND  |
| 8   | 3Y     | OUT  |
| 9   | ЗA     | IN   |
| 10  | 3B     | IN   |
| 11  | 4Y     | OUT  |
| 12  | 4A     | IN   |
| 13  | 4B     | IN   |
| 14  | VDD    | PWR  |
|     |        |      |



1A 1B

1Y

2A

2B

2Y

VDD 14 13

11

10

9

8

4B

4A

4Y

3B

ЗA

3

# HXNAND00

# Honeywell

## **Radiation Characteristics**

#### **Total Ionizing Dose Radiation**

The device radiation hardness assurance TID level was qualified by <sup>60</sup>Co testing, including overdose and accelerated annealing, per MIL-STD-883 Method 1019. Ongoing assurance is provided by wafer level X-ray testing during manufacturing.

#### **Transient Dose Rate Ionizing Radiation**

Many aspects of product design are addressed to handle the high energy levels associated with the transient dose rate events. The device will maintain basic functional operation during exposure to a pulse up to the DRU specification. The device will meet functional, timing and parametric specifications after exposure to a pulse up to the DRS specification.

#### Neutron Irradiation Damage

SOI CMOS is inherently tolerant to damage from neutron irradiation. The device meets functional and timing specifications after exposure to the specified neutron fluence.

### Latchup

The device will not latchup when exposed to any of the above radiation environments when applied under recommended operating conditions. SOI CMOS provides oxide isolation between adjacent PMOS and NMOS transistors and eliminates any potential SCR latchup structures.

## **Radiation-Hardness Ratings (1)**

| Parameter                  | Symbol | Environment Conditions  | Limits              | Units             |
|----------------------------|--------|-------------------------|---------------------|-------------------|
| Total Dose                 | TID    |                         | 300                 | krad(Si)          |
| Transient Dose Rate Upset  | DRU    | Pulse width $\leq$ 20ns | 1x10 <sup>9</sup>   | rad(Si)/s         |
| Dose Rate Survivability    | DRS    | Pulse width $\leq$ 20ns | 1 x10 <sup>12</sup> | rad(Si)/s         |
| Neutron Irradiation Damage |        | 1MeV equivalent energy  | 1 x10 <sup>14</sup> | N/cm <sup>2</sup> |

(1) Device will not latch up due to any of the specified radiation exposure conditions.

## Absolute Maximum Ratings (1)(2)

|                                                               |                     |       | Rating  |       |
|---------------------------------------------------------------|---------------------|-------|---------|-------|
| Parameter                                                     | Symbol              | Min   | Мах     | Units |
| Supply Voltage                                                | VDD                 | -0.5  | 4.6     | V     |
| DC Input Voltage                                              | V <sub>IN</sub>     | -0.5  | VDD+0.5 | V     |
| DC Output Voltage                                             | V <sub>OUT</sub>    | -0.5  | VDD+0.5 | V     |
| Electrostatic Discharge Protection Voltage (Human Body Model) | V <sub>PROT</sub>   |       | 2000    | V     |
| Storage Temperature                                           | T <sub>STORE</sub>  | -65   | 150     | °C    |
| Soldering Temperature (4)                                     | T <sub>SOLDER</sub> |       | 300     | °C    |
| Maximum Junction Temperature                                  | TJ                  |       | 175     | °C    |
| Package Thermal Resistance (Junction-to-Case)                 | Theta <sub>JC</sub> |       | 7.4     | °C/W  |
| Input Diode Clamp Current                                     | I <sub>IK</sub>     | -42   | 42      | mA    |
| Output Short Circuit Current (3)                              | I <sub>OS</sub>     | -450  | 680     | mA    |
| DC Output Current, Per Pin                                    | I <sub>O</sub>      | -50   | 50      | mA    |
| Continuous Current Per Output Pin                             |                     | -31.5 | 31.5    | mA    |

 Stresses in excess of those listed above may result in immediate permanent damage to the device. These are stress ratings only, and operation at these levels is not implied. Frequent or extended exposure to absolute maximum conditions may affect device reliability.

(2) Voltage referenced to Ground.

(3) One output shorted at a time for a maximum of 1 second.

(4) Maximum soldering temperature can be maintained for no more than 5 seconds.

# **Recommended Operating Conditions (1)(2)**

|                                                |                   | Ra   | ating   |       |  |
|------------------------------------------------|-------------------|------|---------|-------|--|
| Parameter                                      | Symbol            | Min  | Max     | Units |  |
| Supply Voltage                                 | VDD               | 3.0  | 3.6     | V     |  |
| Voltage on any pin (excludes power and ground) | V <sub>PIN</sub>  | -0.3 | VDD+0.3 | V     |  |
| Operating Temperature                          | T <sub>CASE</sub> | -55  | 125     | °C    |  |

(1) Voltage referenced to Ground.

(2) Specifications listed in datasheet apply when used under the Recommended Operating Conditions unless otherwise specified.

# Capacitance (1)

|                    |                | Ra  | ating |       |  |
|--------------------|----------------|-----|-------|-------|--|
| Parameter          | Symbol         | Min | Max   | Units |  |
| Input Capacitance  | CI             |     | 11.5  | pF    |  |
| Output Capacitance | C <sub>O</sub> |     | 23    | pF    |  |

(1) Guaranteed but not tested.

# **DC Electrical Characteristics (1)**

|                                  |                   | Rati     |         |       |                                   |
|----------------------------------|-------------------|----------|---------|-------|-----------------------------------|
| Parameter                        | Symbol            | Min      | Max     | Units | Conditions                        |
| Quiescent Supply Current         | IDD               |          | 500     | uA    |                                   |
| Input Leakage Low                | I <sub>IL</sub>   | -1       | 1       | uA    | $0V \leq VIN \leq VDD$            |
| Input Leakage High               | I <sub>IH</sub>   | -1       | 1       | uA    | $0V \leq VIN \leq VDD$            |
| Positive-going Threshold Voltage | V <sub>T+</sub>   |          | VDD*0.7 | V     |                                   |
| Negative-going Threshold Voltage | V <sub>T-</sub>   | VDD*0.3  |         | V     |                                   |
| Hysteresis                       | V <sub>HYST</sub> | 0.25     |         | V     |                                   |
| Low-Level Output Voltage         | V <sub>OL</sub>   |          | 0.3     | V     | I <sub>O</sub> = 100uA, VDD=3.0V  |
|                                  |                   |          | 0.6     | V     | I <sub>O</sub> = 12mA, VDD=3.0V   |
|                                  |                   |          | 0.8     | V     | I <sub>O</sub> = 24mA, VDD=3.0V   |
| High-Level Output Voltage        | V <sub>OH</sub>   | VDD-0.3  |         | V     | I <sub>O</sub> = -100uA, VDD=3.0V |
|                                  |                   | VDD-0.65 |         | V     | I <sub>O</sub> = -12mA, VDD=3.0V  |
|                                  |                   | VDD-0.75 |         | V     | I <sub>O</sub> = -18mA, VDD=3.0V  |
|                                  |                   | VDD-1.0  |         | V     | I <sub>O</sub> = -24mA, VDD=3.0V  |
| Output Impedance (4)             | R <sub>OUT</sub>  | 5        | 15      | ohms  |                                   |
| Dynamic supply current (2)(3)    | IDDOP1            |          | +10     | mA    | Clock = 0.5 MHz, Data = 1 Mbps    |
|                                  | IDDOP2            |          | +38     | mA    | Clock = 5 MHz, Data = 10 Mbps     |
|                                  | IDDOP3            |          | +113    | mA    | Clock = 25 MHz, Data = 50 Mbps    |
|                                  | IDDOP4            |          | +209    | mA    | Clock = 50 MHz, Data = 100 Mbps   |
|                                  |                   |          |         |       |                                   |

(1) Voltage referenced to Ground.

(2) VDD = 3.6 V, all outputs toggling once per cycle and all 8- inputs connected together. Load = 85 pF.

(3) Mbps reflects a data rate (i.e. data changes at time t0 for the entire cycle) and MHz reflects a clock rate (i.e. two transitions per cycle). Therefore, the clock rate will be half of the data rate. (4) Guaranteed but not tested.

# **AC Timing Characteristics**

|                      | Rating                              |      |     |       |
|----------------------|-------------------------------------|------|-----|-------|
| Parameter            | Symbol                              | Min  | Max | Units |
| Propagation Delay    | T <sub>PHL</sub> , T <sub>PLH</sub> | 1.75 | 6.6 | ns    |
| Skew (1)(2)          | Т <sub>SK</sub>                     |      | 1.5 | ns    |
| Output Rise Time (1) | T <sub>R</sub>                      |      | 4.3 | ns    |
| Output Fall Time (1) | T <sub>F</sub>                      |      | 3.7 | ns    |

(1) Guaranteed but not tested.

(2) Skew between the propagation delays of any two outputs switching in the same direction.





# Signal Integrity

As a general design practice, for digital input signals, one should have good signal integrity which means input signals that are free of noise, glitches and ringing with rising and falling edges of ≤10ns. More specifically, an input is considered to have good signal

# **Circuit for Switching Time**



The circuit diagram is for reference only.

integrity when the input voltage monotonically traverses the region between VIL and VIH in  ${\leq}10\text{ns}.$ 

Floating inputs for an extended period of time is not recommended.

**Package Definition** 



#### Dimensions

|        | Incl | nes  | Millim | eters |
|--------|------|------|--------|-------|
| Symbol | Min  | Max  | Min    | Max   |
| А      | .101 | .125 | 2.57   | 3.18  |
| b      | .015 | .019 | 0.38   | 0.48  |
| С      | .004 | .007 | 0.11   | 0.18  |
| D      | .333 | .347 | 8.46   | 8.82  |
| е      | .045 | .055 | 1.14   | 1.40  |
| E      | .250 | .261 | 6.33   | 6.63  |
| E1     | .170 | .182 | 4.30   | 4.60  |
| L      | .340 | .380 | 8.64   | 9.65  |
| Q      | .022 | .032 | 0.56   | 0.82  |
|        |      |      |        |       |

## Reliability

For many years Honeywell has been producing integrated circuits that meet the stringent reliability requirements of space and defense systems. Honeywell has delivered hundreds of thousands of QML parts since first becoming QML qualified in 1990. Using this proven approach Honeywell will assure the reliability of the products manufactured with the SOI CMOS process technology. This approach includes adhering to Honeywell's Quality Management Plan for:

- Designing in reliability by establishing electrical rules based on wear out mechanism characterization performed on specially designed test structures (electromigration, TDDB, hot carriers, bias temperature instability and radiation).
- Statistically controlling wafer fabrication process with a continuous defect reduction process.
- Performing individual wafer lot acceptance through process monitor testing (includes radiation testing).
- Using characterized and qualified packages.
- Performing thorough product testing program based on MIL-PRF-38535 and MIL-STD 883.

# **Screening and Conformance Inspection**

The product test flow includes screening units with the applicable flow (Engineering Model, QML V, QML Q, Class V and Q equivalent) and the appropriate periodic or lot conformance testing (Groups A, B, C, D, and E). Both the wafer process and the products are subject to periodic or lot based Technology Conformance Inspection (TCI) and Quality Conformance Inspection (QCI) tests as defined by Honeywell's Quality Management Plan.

#### **Conformance Summary**

| Group A | General Electrical Tests                                         |
|---------|------------------------------------------------------------------|
| Group B | Mechanical – Resistance to Solvents, Bond Strength, Die Shear,   |
|         | Solderability                                                    |
| Group C | Life Tests – 1000 hours at 125°C or equivalent                   |
| Group D | Package Related Mechanical Tests - Physical Dimensions, Lead     |
|         | Integrity, Thermal Shock, Temp Cycle, Moisture Resistance, Seal, |
|         | Mechanical Shock, Vibration, Acceleration, Salt Atmosphere,      |
|         | Internal Water Vapor, Adhesion of Lead Finish                    |
| Group E | Radiation Tests                                                  |

# **Ordering Information (1)**

#### **Standard Microcircuit Drawing**

The HXNAND00 can be ordered under the SMD drawing 5962-07A07.



(1) Orders may be faxed to 763-954-2051. Please contact our Customer Service Representative at 1-763-954-2474 for further information.

(2) Engineering Model Description: Engineering Model suffix for Screening Level and Total Dose Hardness is "EN". Parameters are tested -55°C to 125°C, 24 hour burn-in, no radiation hardness guaranteed.

# QCI Testing (1)

| Classification | QCI Testing                                                                |
|----------------|----------------------------------------------------------------------------|
| QML Q+         | No lot specific testing performed. (2)                                     |
| QML V          | Lot specific testing required in accordance with MIL-PRF-38535 Appendix B. |

(1) QCI groups, subgroups and sample sizes are defined in MIL-PRF38535 and the Honeywell QM Plan. Quarterly testing is done in accordance with the Honeywell QM Plan.

(2) If customer requires lot specific testing, the purchase order must indicate specific tests and sample sizes.

Honeywell reserves the right to make changes of any sort without notice to any and all products, technology and testing identified herein. You are advised to consult Honeywell or an authorized sales representative to verify that the information in this data sheet is current before ordering this product. Absent express contract terms to the contrary, Honeywell does not assume any liability of any sort arising out of the application or use of any product or circuit described herein; nor does it convey any license or other intellectual property rights of Honeywell or of third parties.

#### Find out more

For more information about Honeywell's family of radiation hardened integrated circuit products and services, visit www.honeywellmicroelectronics.com/.

#### **Honeywell Aerospace**

Honeywell 12001 Highway 55 Plymouth, MN 55441 Tel: 800-323-8295 www.honeywellmicroelectronics.com/

ADS-14200 rev. A June 2014 © 2014 Honeywell International Inc.

